ABN 43 064 478 842 231 osborne avenue clayton south, vic 3169 PO box 1548, clayton south, vic 3169 t 03 9265 7400 f 03 9558 0875 freecall 1800 680 680 www.tmgtestequipment.com.au # Test & Measurement - sales - rentals - calibration - repair - disposal ### **Complimentary Reference Material** This PDF has been made available as a complimentary service for you to assist in evaluating this model for your testing requirements. TMG offers a wide range of test equipment solutions, from renting short to long term, buying refurbished and purchasing new. Financing options, such as Financial Rental, and Leasing are also available on application. TMG will assist if you are unsure whether this model will suit your requirements. Call TMG if you need to organise repair and/or calibrate your unit. If you click on the "Click-to-Call" logo below, you can all us for FREE! #### **TMG Corporate Website TMG Products Website** Leuel 4 Disposal Disposal Click-to-Call TMG Now leuel 5 Review & Leuel 3 Repair Renew Review & Renew Repair Calibration Calibration Recycled Acquisition Leuel 1 Acquisition **Purchase** Lease Solution Centre Rent #### Disclaimer: All trademarks appearing within this PDF are trademarks of their respective owners. Product Lifecycle Management System ## **TEK/DTGM21** Output Module Characteristics | <b>Basic Features</b> | DTGM21 | | DTGM30 | DTGM31 | DTGM32 | | | | |------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------|------------------------|--|--|--| | Output<br>Channels &<br>Connections | 4 single-ended (installed in DTG5078) 2 single-<br>ended (DTG5274 / DTG5334) 4 SMA connectors | | 2 complementary 1 complementary channels 4 SMA connectors SMA connectors | | | | | | | Maximum Data<br>Rate (Calculated<br>by Transition<br>Time) | 700 Mb/s | 1.1 Gb/s | 3.35 Gb/s | | 350 Mb/s* <sup>1</sup> | | | | | Normal/<br>Complement<br>(Invert) | Selectable | | | - | - | | | | | Source<br>Impedance | 50 ? | 50 O/23 O (selectable) | 50 ? | | | | | | | Enable/Disable | Yes (software switch) | | | | | | | | | <b>Output Channe</b> | l Timing | | | | | | | | | Transition Times (20 - 80%) (50 ?) | <540 ps (VOL = 0.0,<br>VOH = 1.0)<br>(typical) <1.5 ns<br>(VOL = -1.0, VOH =<br>2.0) (typical) | <340 ps (VOL = 0.0, VOH<br>= 1.0) (typical) <1.0 ns<br>(VOL = -1.65, VOH =<br>3.7) (typical) | <95 ps (VOL = 0.0, VOH = 0.1) (typical)<br><110 ps (VOL = 0.0, VOH = 1.0) (typical) | | | | | | | Transition Time<br>Control | Yes | No | | | | | | | | Slew Rate<br>Control Range | 0.65 V/ns to<br>1.3 V/ns into 50 ? | - | | | | | | | | Setting<br>Resolution | 0.01 V/ns | - | | | | | | | | Channel Output Levels | | | | | | | | | | Amplitude/<br>Resolution | $0.25 \text{ to } 3.5 \text{ V}_{p}$ - $_{p}/5 \text{ mV (into } 50 \text{ ?)} 0.50 \text{ to } 10.0 \text{ V}_{p-p}/5 \text{ mV (into } 1 \text{ M?)}$ | 0.25 to 5.35 V <sub>p-p</sub> / 5 mV (from 23 O source impedance into 50 O) 0.25 to 3.9 V <sub>p-p</sub> / 5 mV (from 50 O source impedance into 50 O) 0.50 to 7.8 V <sub>p-p</sub> / 5 mV (from 50 O source impedance into 1 MO) | 0.03 to 1.25 $V_{p-p}/5$ mV (into 50 ?)* $^2$ 0.06 to 2.5 $V_{p-p}/5$ mV (into 1 M?)* $^2$ | | | | | | | Output Voltage<br>Window | -1.5 V to 2.0 V (into<br>50 ?) -3.0 V to<br>7.0 V (into 1 M?) | -1.65 V to 3.70 V (from<br>23 O source impedance<br>into 50 O) -1.2 V to<br>2.7 V (from 50 O source<br>impedance into 50 O) -<br>2.4 V to 5.4 V (from 50 O<br>source impedance into<br>1 MO) | −2.0 V to 2.47 V (into 50 ?) −2.0 V to 7.0 V (into 1 M?) | | | | | | | DC Accuracy | (±3% of the set value) ±50 mV into 50 O to GND | | | | | | | | | Limit setting | High and low level limits can be set | | | | | | | | | Maximum<br>Output Current | ±40 mA | ±80 mA | | | | | | | | Overshoot | <16% (typical) at<br>High = 1.0 V,<br>Low = 0 V | <15% (typical) at<br>High = 1.0 V, Low = 0 V | <10% (typical) at High = 1.0 V, Low = 0 V | | | | | | | Typical Support<br>Native Logic | TTL, CMOS | TTL, CMOS, (P)ECL,<br>LVPECL | LVDS, CMOS, (P)ECL, LVPECL, CML | | | | | | | External Jitter<br>Control | No | | Yes | | | | | | | External Jitter control input channels and connectors | | | | 1 single-<br>ended<br>channel 1<br>SMA<br>connector | 2 single-<br>ended<br>channels 2<br>SMA<br>connectors | |-------------------------------------------------------|----|-------------------------------------------------------|----|--------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | Input range | | | | -0.5 V to<br>+0.5 V<br>(typical) Max<br>input: -1.0 V<br>to +1.0 V | -0.5 V to<br>+0.5 V | | Jitter Frequency | | | | DC to<br>250 MHz * <sup>3</sup> | DC to<br>50 MHz | | Jitter Amplitude | | | | 240 ps <sub>p-p</sub> for<br>1 V <sub>p-p</sub> input at<br>Data rate<br>=2.7 Gb/s* <sup>4</sup> | Range 1: up<br>to 1 ns at<br>1 V <sub>p-p</sub> Range<br>2: up to 2 ns<br>at 1 V <sub>p-p</sub> | | External Tri-<br>state (Hi Z)<br>Control | No | Yes (SMB input connector) | No | | | | Tri-state Enable | - | Enable: Hi 3.3 V, disable<br>Lo: 0.0 V | - | | | | Control<br>Channels | _ | By output module level | _ | | | | Delay Time<br>from Inhibit In<br>to Data Output | - | Active to Inhibit: 13 ns,<br>Inhibit to Active: 12 ns | | | |